Udvidet returret til d. 31. januar 2025

Memory Architecture of Parallel Computer

Memory Architecture of Parallel Computeraf Pankaj Kumar
Bag om Memory Architecture of Parallel Computer

The book gives an extensive view of different memory architecture used in parallel computer; mainly it covers shared memory. After analyzing different memory architecture for shared memory abstraction, we choose Distributed Shared Memory (DSM) architecture. The performance and the programmability of the DSM system depend upon the Memory Consistency Model and Memory Coherency. The memory consistency model of a DSM system specifies the ordering constraints on concurrent memory accesses by multiple processors. Lots of Consistency Model are defined by a wide variety of source including architecture system, application programmer etc. The memory consistency models can be combined in two ways, uniform memory model which consider only ¿Read¿ & ¿Write¿ memory operation and hybrid memory model which not only consider ¿Read¿ & ¿Write¿ memory operation but also it consider process synchronization operation also. For uniform memory model, Atomic, Sequential, Casual, Processor, PRAM, and Slow memory consistency model are taken and for hybrid memory model Weak, Entry, Release, Scope & View Consistency model are taken.

Vis mere
  • Sprog:
  • Engelsk
  • ISBN:
  • 9783659606069
  • Indbinding:
  • Paperback
  • Sideantal:
  • 248
  • Udgivet:
  • 27. september 2017
  • Størrelse:
  • 150x15x220 mm.
  • Vægt:
  • 387 g.
  • BLACK NOVEMBER
Leveringstid: 2-3 uger
Forventet levering: 26. november 2024

Beskrivelse af Memory Architecture of Parallel Computer

The book gives an extensive view of different memory architecture used in parallel computer; mainly it covers shared memory. After analyzing different memory architecture for shared memory abstraction, we choose Distributed Shared Memory (DSM) architecture. The performance and the programmability of the DSM system depend upon the Memory Consistency Model and Memory Coherency. The memory consistency model of a DSM system specifies the ordering constraints on concurrent memory accesses by multiple processors. Lots of Consistency Model are defined by a wide variety of source including architecture system, application programmer etc. The memory consistency models can be combined in two ways, uniform memory model which consider only ¿Read¿ & ¿Write¿ memory operation and hybrid memory model which not only consider ¿Read¿ & ¿Write¿ memory operation but also it consider process synchronization operation also. For uniform memory model, Atomic, Sequential, Casual, Processor, PRAM, and Slow memory consistency model are taken and for hybrid memory model Weak, Entry, Release, Scope & View Consistency model are taken.

Brugerbedømmelser af Memory Architecture of Parallel Computer



Gør som tusindvis af andre bogelskere

Tilmeld dig nyhedsbrevet og få gode tilbud og inspiration til din næste læsning.